## Future Prospects for CMOS Active Pixel Image Sensors Eric R. Fossum Jet Propulsion Laboratory California Institute of Technology Philip H.S. Wong IBM Research Center Yorktown Heights, NY ## **Abstract** Less than two years ago at this meeting, there was a debate about whether it was worthwhile investigating active pixel sensors. Since that time, the JPL CMOS active pixel image sensor (APS) has proven to yield surprisingly good performance and has received significant attention from industry. To date, CMOS APS has achieved low read noise (typically 15-25 electrons r.m.s), quantum efficiency per pixel exceeding that of interline transfer CCDs, high dynamic range (e.g. 75 dB), no smear, and excellent antiblooming control. Arrays as large as 256x256 have been readily fabricated by industry and several 1K x 1K arrays are in development. The major advantages of a CMOS APS over a CCD are power, cost and integration level. Power dissipation in a CMOS APS camera chip with on-chip timing, control, drive and signal chain is typically under 10 mW, or more than two orders of magnitude less than a CCD-based system. Low cost sensors are achievable because of the high production rate of CMOS around the world. It is estimated that the cost of producing TV-standard (250 kpixel) CCDs is about \$50/Mpixel. Megapixel CCDs have a cost in the neighborhood of \$1000/Mpixel. The cost of producing CMOS image sensors is estimated to be approximately \$50/Mpixel scaled into the megapixel class. Integration of on-chip timing, control, signal chain and analog-to-digital converter electronics impacts sensor system cost since these components must otherwise be supplied and assembled with the sensor chip. Other advantages of CMOS APS include much lower system power requirements (enabling wireless applications), random access readout, and low voltage operation. The disadvantages of CMOS APS include the need for 0.5 micron (or less) CMOS processes to achieve small pixel size, the use of standard industry processes that result in non-optimal QE structures, and noise somewhat higher than scientific CCDs. This paper will recap the state of the art in CMOS APS technology but the main focus of the paper will be to project future successes and difficulties in the development of CMOS APS technology. Scaling issues and technology issues will be quantitatively addressed. A guess-timate for the eventual evolutionary departure of CMOS image sensors from mainstream CMOS will be presented. As at the last meeting, the major goal of the paper is to stimulate significant discussion and thoughts about this rapidly emerging technology. ## PRINCIPAL DEVICE TECHNOLOGY CHARACTERISTICS | | | FRINCIPAL | AL DEVI | CE TECH | DEVICE TECHNOLOGY CHARACTERISTICS | Y CHARA | CTERIS | COL | | | | |------------------------------------------------------------------------------|------------|--------------|--------------------|--------------------|-----------------------------------|----------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | YEAR (1st DRAM shipment) | 1980 | 1983 | 1986 | 1989 | 1992 | 1995 | 1998 | 2001 | 2004 | 2007 | 2010 | | Minimum lithographic feature size (0.7x/gen) [μm] | 2 | 1.5 | 1.0 | 0.7 | 0.5 | 0.35 | 0.25 | 0.18 | 0.13 | 0.1 | 0.07 | | Isolation | TOCOS | TOCOS | TOCOS | TOCOS | TOCOS | LOCOS, | STI | STI | STI | STI | STI | | Gate Oxide [nm] | 41-71 | 29-50 | 20.35 | 14.04 | 10 17 | 21.5 | SOL | SOL | SOI | SOI | SOI | | Gate Flectrode | 1 1 1 2 | 27-20 | 1 1 | 14-74 | 10-11 | 71-/ | 4-6 | 4-5 | 2.7 | 1.9 | 1.9 | | Care Freduode | 11+pory | n+pory | n+poly<br>silicide | n+poly<br>silicide | n+poly<br>n+/p+<br>silicide | n+/p+<br>silicide | n+/p+<br>silicide | n+/p+<br>silicide | n+/p+<br>silicide | n+/p+<br>silicide | n+/p+<br>silicide | | Substrate doping [cm <sup>-3</sup> ] | 1016 | 2x1016 | 4x1016 | 8x1016 | 1.2x10 <sup>17</sup> | 2.5x10 <sup>17</sup> | 3.4x101' | 5x1017 | 7x1017 | 1v1018 | 2×1018 | | Source/drain junction | abrupt | abrupt | TDD | LDD | LDD | LDD, | LDD, | LDD, | LDD, | LDD. | LDD | | | | | | | | S/D ext | S/D ext | S/D ext | S/D ext | S/D ext | S/D ext | | GS SWI | | | | | | | raised<br>S/D | raised<br>S/D | raised<br>S/D | raised | raised | | Source/drain junction depth<br>[μm] | 0.5-0.6 | 0.45-0.55 | 0.5-0.5 | 0.35-0.45 | 0.3-0.4 | 0.2-0.3 | 0.1-0.15 | 0.05-0.1 | 0.05-0.1 | <0.05 | <0.05 | | Power supply [V] | 5 | 5 | 5 | 5 | 5/3.3 | 3.3/2.5 | 2.5 | 1.2-1.8 | 1.2-1.5 | <1.2 | <1.2 | | Threshold voltage [V] | 1.0 | 6.0 | 8.0 | 0.7 | 9.0 | 0.5 | 0.45 | 0.4 | 0.3 | 0.3 | 0.3 | | Threshold voltage variation [+/- mV, wafer-wafer] | 170 | 125 | 80 | 75 | 70 | 02-09 | 50 | 40 | 30 | 25 | 20 | | DRAM bits/chip (4x/generation) | 64K | 256K | IM | 4M | 16M | 64M | 256M | 16 | 4G | 166 | 540 | | DRAM chip size (1.5x/generation) [mm²] | 27 | 40 | 09 | 06 | 130 | 190 | 280 | 420 | 640 | 096 | 1400 | | DRAM cell size (0.4x/generation) [μm²] | 146 | 58 | 23 | 9.4 | 3.75 | 1.5 | 9.0 | 0.24 | 960.0 | 0.038 | 0.015 | | SRAM bits/chip (4x/generation) | 16K | 64K | 256K | 1M | 4M | 16M | 64M | 256M | 16 | 4G | 16G | | SRAM chip size (1.5x/generation) [mm <sup>2</sup> ] | 31 | 47 | 70 | 100 | 150 | 220 | 330 | 490 | 740 | 1100 | 1600 | | SRAM cell size (0.4x/generation) [μm²] | 781 | 313 | 125 | 50 | 20 | ∞ | 3.2 | 1.3 | 0.52 | 0.21 | 80.0 | | CMOS APS pixel pitch (0.7x/generation, 20L) [μm] | 40 | 28 | 20 | 14 | 10 | 7 | 5 | 5 (3.5) | 5 (2.5) | 5 | 5 | | CMOS APS image pixel size $(0.5x/generation, 20L) [\mu m^2]$ | 1600 | 800 | 400 | 200 | 100 | 50 | 25 | 25 | 25 | 25 | 25 | | CMOS APS fill factor | 25 | 25 | 25 | 25 | 25 | 25 | 25 | 63 | 60 | 61 | (C.1) | | Imager format size (HDTV) | | | | | 1,, | | 2/3" | | (1/3") | | | | Imager format size (NTSC-TV) | | 1" | | 2/3" | | 1/3" | 1/4" | | | | | | E.R. Fossum and P. H-S. Wong, Future Prospects for CMOS Active Pixel Sensors | H-S. Wong, | Future Prosp | ects for CM | OS Active Pi | | 1995 IFFF Workel | Norkehon on | CCDs and | A dynamond Im | | | P. H.-S. Wong, Future Prospects for CMOS Active Pixel Sensors, 1995 IEEE Workshop on CCDs and Advanced Image Sensors E.R. Fossum and P. H-S. Wong, Future Prospects for CMOS APS, 1995 IEEE Workshop on CCDs and Adv. Image Sensors